# Haeeun Jeong

# Curriculum Vitae

## CONTACT INFORMATION

School of Electrical and Electronic Engineering Yonsei University Engineering Hall #3 C407 50 Yonsei-Ro Seodaemun-gu Seoul, South Korea, 03722 haeeun.jeong@yonsei.ac.kr haeeun@corelab.or.kr http://www.corelab.or.kr/~haeeun

### EDUCATION

Yonsei University, Seoul, Republic of Korea M.S./Ph.D. Student, February 2024 to Present Advisor: Prof. Hanjun Kim Research Project: DNN Compiler<sup>67</sup>

Seoul National University of Science and Technology, Seoul, Republic of Korea Bachelor of Engineering in Electronic and IT Media Engineering, March 2019 to February 2024

## EXPERIENCE

Research Assistant, March 2024 to Present Compiler Optimization Research Laboratory (CORELAB), Yonsei University, Seoul, Republic of Korea

• DNN Compiler for On-device AI

#### Internship Student, February 2023 to September 2023

Artificial Intelligence and Robotics Institute, Korea Institute of Science and Technology, Seoul, Republic of Korea

• Deep Learning-based Image Processing for Visual Servo Control of Robot Arms

# RECOGNITION

• Academic Excellence Award, Honors, spring 2022

# PUBLICATIONS

#### Refereed Conference Publications

 Seungbin Song, Ju Min Lee, Haeeun Jeong, Hyunho Kwon, Shinnung Jeong, Jaeho Lee, and Hanjun Kim, "TeMCO: Tensor Memory Compiler Optimization across Tensor Decompositions in Deep Learning Inference," in *Proceedings of the 53rd International Conference on Parallel Processing (ICPP)*, August 2024.

#### Patents

[2] Hanjun Kim, Seungbin Song, Hyunho Kwon, Jumin Lee, Haeeun Jeong, and Jaeho Lee, "Compile Method and Apparatus for Neural Network," KR Patent App. 10-2024-0088419, July 2024.